| Tota                                   | al No      | o. of Questions : 8]                                                                         | SEAT No. :                            |                                       |  |  |
|----------------------------------------|------------|----------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|--|--|
| <b>P1</b>                              | 485        | 5                                                                                            | └─<br>[Total No                       | o. of Pages : 2                       |  |  |
| _                                      | -          | [6002] 112                                                                                   | -                                     | J                                     |  |  |
|                                        |            | S.E. (Electronics/ E&T.                                                                      | .C)                                   |                                       |  |  |
|                                        |            | ELECTRONIC CIRCUI                                                                            | TS.                                   |                                       |  |  |
| (2019 Pattern) (Semester-III) (204181) |            |                                                                                              |                                       |                                       |  |  |
|                                        |            | 0, 0.                                                                                        |                                       |                                       |  |  |
|                                        |            | ons to the candidates:                                                                       | [Ma                                   | x. Marks : 70                         |  |  |
| Inst                                   | rucu<br>1) | Answer Q.1 or Q.2, Q.3 or Q.4, Q.5 or Q.6, Q.7 or                                            | 0.8.                                  |                                       |  |  |
|                                        | 2)         | Figure to the right indicate full marks.                                                     | 2.0.                                  |                                       |  |  |
|                                        | <i>3</i> ) | Neat diagrams must be drawn wherever necessary.                                              |                                       |                                       |  |  |
|                                        | 4)         | Assume suitable additional data, if necessory.                                               | 9                                     |                                       |  |  |
|                                        | <i>5</i> ) | Use of non-programmable calculator is allowed.                                               | 3                                     |                                       |  |  |
|                                        |            |                                                                                              | :20                                   |                                       |  |  |
| Q1                                     | a)         | Draw block diagram of regulated power sup                                                    | ply and explain                       | the function                          |  |  |
|                                        |            | of each block?                                                                               | ,93                                   | [6]                                   |  |  |
|                                        | b)         | With the help of neat diagram explain buck-                                                  | boost converter:                      | [6]                                   |  |  |
|                                        | c)         | Draw and explain low dropout regulator?                                                      | 7                                     | [6]                                   |  |  |
|                                        |            | OP                                                                                           |                                       |                                       |  |  |
| Q2                                     | a)         | Design a regulated power supply using DM 3                                                   | 317 for output vo                     | ltage gv and                          |  |  |
|                                        |            | 15v IAdj=100 uA.                                                                             |                                       | [6]                                   |  |  |
|                                        | b)         | Explain the working of SMPS with neat diag                                                   |                                       | [6]                                   |  |  |
|                                        | c)         | Compare regulated and unregulated power s                                                    | supply?                               | [6]                                   |  |  |
| 02                                     | ۱-۱        | Li-4-11                                                                                      | £: 1: -£ 0                            | F.CA                                  |  |  |
| Q3)                                    |            | List all parameter's of op-amp. Explain any                                                  |                                       | [ <b>6</b> ]\/                        |  |  |
|                                        | b)<br>c)   | Explain significance of negative feed back, in A dualt input balanced output differential am |                                       | , , , , , , , , , , , , , , , , , , , |  |  |
|                                        | C)         | cation Rc=2.7K $\Omega$ , RE=4.5k $\Omega$ , $\pm$ VCC=                                      | _                                     | 5                                     |  |  |
|                                        |            | re= $26.34\Omega$ calculate                                                                  | $\pm 100, p-100,$                     | [6]                                   |  |  |
|                                        |            | i) Voltage gain (Ad)                                                                         |                                       | (). [O]                               |  |  |
|                                        |            | ii) Rin                                                                                      | ,0' \                                 | 5.                                    |  |  |
|                                        |            | iii) Ro                                                                                      |                                       |                                       |  |  |
|                                        |            | OR                                                                                           | $\pm 10v$ , $\beta=100$ ; each block? |                                       |  |  |
| Q4                                     | a)         | Draw block diagram of op-amp and explain                                                     | each block?                           | [6]                                   |  |  |
| ~ ′                                    | b)         | Compare inverting and non-inverting cor                                                      | riguration of o                       |                                       |  |  |
|                                        |            | following parameters:                                                                        |                                       |                                       |  |  |
|                                        |            | i) Feedbock Type                                                                             | 3                                     |                                       |  |  |
|                                        |            | following parameters:  i) Feedbock Type  ii) Ri  iii) Gain                                   | ).<br>V                               |                                       |  |  |
|                                        |            | iii) Gain                                                                                    |                                       |                                       |  |  |
|                                        |            | iv) Bandwith                                                                                 |                                       | [5]                                   |  |  |

*P.T.O.* 

|                                                                                                                                         | c)       | Determine the Q point for dual input and balanced output differential amplifier with RC=RE=65K $\Omega$ and supply voltage $\pm$ 15V assume suitable |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                                         |          | data. [6]                                                                                                                                            |  |  |
| <b>Q</b> 5)                                                                                                                             | a)       | Draw an inverting summing amplifier with three input and derive expression                                                                           |  |  |
| 2-7                                                                                                                                     | /        | for the output voltage $Vo_{\pm} = (Va + Vb + Vc)$ [6]                                                                                               |  |  |
|                                                                                                                                         | b)       | Design a practical Integrator with input Signal of 1.5 vpp and cut off                                                                               |  |  |
|                                                                                                                                         | - /      | frequency of 3KHz for DC voltage gain of 10. [6]                                                                                                     |  |  |
|                                                                                                                                         | c)       | Draw circuit diagram of 30p-amp Intrumentation amplifier and write its                                                                               |  |  |
|                                                                                                                                         | • )      | o/p equation? [6]                                                                                                                                    |  |  |
|                                                                                                                                         |          | [o]                                                                                                                                                  |  |  |
|                                                                                                                                         |          | OR                                                                                                                                                   |  |  |
| <b>Q6</b> )                                                                                                                             | a)       | With the help of neat diagram explain working of symmetrical schmitt                                                                                 |  |  |
| ی در                                                                                                                                    |          | trigger?                                                                                                                                             |  |  |
|                                                                                                                                         | b)       | Design a square wave generater using op-amp for frequency 1KHz to 10                                                                                 |  |  |
|                                                                                                                                         | 0)       | KHz with 50 % duty cycle. draw diagram with component value. [6]                                                                                     |  |  |
|                                                                                                                                         | c)       | Explain practical differentiator circuit with near diagram? list limitations                                                                         |  |  |
|                                                                                                                                         | - /      | of ideal differentiator? [6]                                                                                                                         |  |  |
|                                                                                                                                         | 1        |                                                                                                                                                      |  |  |
| <b>Q</b> 7)                                                                                                                             | a)       | Explain voltage to current converter with floating load? [6]                                                                                         |  |  |
| ~ /                                                                                                                                     | b)       | Determine the output voltage produced by 4 bit R-2R ladder DAC with                                                                                  |  |  |
|                                                                                                                                         |          | Vret=5v for bit sequence i) 010 ii) 1101 [5]                                                                                                         |  |  |
|                                                                                                                                         | c)       | Explain working of flash ADC in details. [6]                                                                                                         |  |  |
|                                                                                                                                         |          | OR                                                                                                                                                   |  |  |
| <b>Q</b> 8)                                                                                                                             | a)       | Define terms. [6]                                                                                                                                    |  |  |
|                                                                                                                                         |          | i) Lock range                                                                                                                                        |  |  |
|                                                                                                                                         |          | ii) Capture range.                                                                                                                                   |  |  |
|                                                                                                                                         |          | iii) Pull in time                                                                                                                                    |  |  |
|                                                                                                                                         |          | iv) Free running frequency.                                                                                                                          |  |  |
|                                                                                                                                         | b)       | With the neat diagram explain working of weighted resistor DAC? [6]                                                                                  |  |  |
|                                                                                                                                         | c)       | Find the digital output of an ADC having t1=83.33 Msec and VR=100                                                                                    |  |  |
|                                                                                                                                         |          | mv for an input voltage. of +100mV. The clock frequency is kHz [5]                                                                                   |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |
|                                                                                                                                         |          | 9.                                                                                                                                                   |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |
| c) Find the digital output of an ADC having t1=83.33 Msec and VR=100 mv for an input voltage. of +100mV. The clock frequency is kHz [5] |          |                                                                                                                                                      |  |  |
| լսսս                                                                                                                                    | <i>•</i> |                                                                                                                                                      |  |  |
|                                                                                                                                         |          |                                                                                                                                                      |  |  |